Approximate Low power, high-performance Adder and Multiplier Design using Error Tolerance Application

Abstract

The small error introduce some effect of application and also wastage area and power of the design but in this proposed design the error tolerance adder introduce in the design not affect design it reduces power, area, delay of the design. The performance improves in this 9x9 Wallace tree multipliers. Proposed multipliers improve the performance of the design reduce leakage power, dynamic power. Compare conventional and proposed multipliers in this paper used 9x9 multipliers, adders. wallace tree multipliers concepts using in this design. The more quality depends on error free design but some application of design depends on error tolerance application improve design speed, performance, time constrain of design. The proposed adder and multiplier design is improved and achieved performance, speed and low delay of design.ETA application using multimedia application, DSP application. The multimedia application and DSP application speed can be increased and performance of design also improved. Design implementation using proposed adder like, HA, FA, CLA, CRA.9x9 Wallace tree multipliers design comparing existing and proposed method design. Proposed design method improves its performance 90% compare to existing method design. The Wallace tree multipliers design minimize number gates in adder and multipliers design circuits. partial products generation reduces number of step of design and minimize area of design. Partial products get final sum of result. The Wallace tree multipliers technology complexity of the design is reduces. Wallace tree multipliers improve gate level and circuit level design performance. The error tolerances proposed design not get exact simulation result that result variations compare to existing result but proposed design performance, speed increases and area reduces.

Authors and Affiliations

Keywords

Related Articles

Development and Study of the Tensile Properties of Aluminium-AA2618 Alloy/ White SiC Metal Matrix Composites

The present research involved the accumulation of aluminium AA-2618 alloy, weighed along with calculated amounts of increasing weight percentage of white SiC particulates. The composites were separately prepared by combi...

ADVERTISEMENT MANAGEMENT IN SOCIAL NETWORK BASED ON USER INFORMATION

An advertisement company can serve their ads depends on every user interest. They provide the ads depends on User profile and him/her activity in social Network by collecting data from user activities. The purpose of col...

Effect of Quenching and Ageing Duration on Mechanical Property of Metal Matrix Composite: A Taguchi Technique

The present study was conducted to understand the influence of quenching media and ageing duration on hardness of aluminum metal matrix composite. The composites are subjected to three types of cooling after solutionizin...

Estimation of Spatial Density Using Bluetooth Sampling

Mobile computing is one of upcoming technologies with different models and methods. In wireless we have a lot of efficient technologies that are improved a lot day by day. In mobile communication they had implement diffe...

Hydrometer method against Pipette method for Estimating Soil particle size distribution in Some Soil Types Selected from Central Sudan

Assessment of hydrometer against standard pipette methods for particle size measurements has been investigated in twenty-six soil samples collected from different climatological and ecological regions in central Sudan. S...

Download PDF file
  • EP ID EP203122
  • DOI -
  • Views 125
  • Downloads 0

How To Cite

(2016). Approximate Low power, high-performance Adder and Multiplier Design using Error Tolerance Application. International Journal of Engineering Research and Advanced Technology, 2(8), 1-10. https://europub.co.uk/articles/-A-203122