Approximate Low power, high-performance Adder and Multiplier Design using Error Tolerance Application

Abstract

The small error introduce some effect of application and also wastage area and power of the design but in this proposed design the error tolerance adder introduce in the design not affect design it reduces power, area, delay of the design. The performance improves in this 9x9 Wallace tree multipliers. Proposed multipliers improve the performance of the design reduce leakage power, dynamic power. Compare conventional and proposed multipliers in this paper used 9x9 multipliers, adders. wallace tree multipliers concepts using in this design. The more quality depends on error free design but some application of design depends on error tolerance application improve design speed, performance, time constrain of design. The proposed adder and multiplier design is improved and achieved performance, speed and low delay of design.ETA application using multimedia application, DSP application. The multimedia application and DSP application speed can be increased and performance of design also improved. Design implementation using proposed adder like, HA, FA, CLA, CRA.9x9 Wallace tree multipliers design comparing existing and proposed method design. Proposed design method improves its performance 90% compare to existing method design. The Wallace tree multipliers design minimize number gates in adder and multipliers design circuits. partial products generation reduces number of step of design and minimize area of design. Partial products get final sum of result. The Wallace tree multipliers technology complexity of the design is reduces. Wallace tree multipliers improve gate level and circuit level design performance. The error tolerances proposed design not get exact simulation result that result variations compare to existing result but proposed design performance, speed increases and area reduces.

Authors and Affiliations

Keywords

Related Articles

Free Vibration Analysis of Laminated Composite Beams using Finite Element Method

First-order shear deformation (FSDT) theory for laminated composite beams is used to study free vibration of laminated composite beams, and finite element method (FEM) is employed to obtain the numerical solution of the...

COMBINING ROUGH SET WITH CERTAINTY RATIO BASED ALGORITHM

Rough set theory (RS) is one of the important methods that concerned with analysis of data tables for the classification purposes. In this paper, a certainty ratio based algorithm is proposed. The proposed algorithm uses...

Quality Aspects of Dref-III Spun Yarns by Optimisation of Parameters with Box and Behnken’s 3x3 Model

Studies have shown the effect of two different fibre parameters (fibre length and fibre fineness) as well as core-sheath ratio of yarn on the physical properties and structure of Dref-III yarns. Different response surfac...

Experimental Study on Flexural Behavior of Reinforced Solid and Hollow Concrete Beams

The incessant uptick in the prices of steel reinforcement and cement steer to the dredging up ways to minimize the weight of concrete. This directly reflects on the total outlay for the construction project. In addition...

Content Management and Production Workflow System

E-commerce has become an integral part of our life, every one of us prefers online shopping than normal street shopping. Attractive offers, ample of varieties, heavy discount, easy return policies have promoted the E-com...

Download PDF file
  • EP ID EP203122
  • DOI -
  • Views 98
  • Downloads 0

How To Cite

(2016). Approximate Low power, high-performance Adder and Multiplier Design using Error Tolerance Application. International Journal of Engineering Research and Advanced Technology, 2(8), 1-10. https://europub.co.uk/articles/-A-203122