Low Power Area Efficient Parallel Counter Architecture

Journal Title: UNKNOWN - Year 2013, Vol 2, Issue 8

Abstract

Counters are specialized registers and is considered as essential building blocks for a variety of circuit operations such as programmable frequency dividers, shifters, code generators, memory select management, and various arithmetic operations. Since many applications are comprised of these fundamental operations, much research focuses on efficient counter architecture design. This paper proposes an 8-bit high speed parallel counter architecture. The counter consists of two main sections- the counting section and the state Anticipation Module.The total equivalent gate count for our proposed counter is 164 whereas the existing counter architecture consumes 266.The delay of the proposed counter architecture is 3.968ns and that of existing counter is 4.952ns. The Power consumption is 28.80mW for our proposed counter and 29.24mW for the existing one.

Authors and Affiliations

Keywords

Related Articles

Low Cost Data Acquisition and Control using Arduino Prototyping Platform and LabVIEW

Low Cost Data Acquisition and Control using Arduino Prototyping Platform and LabVIEW

Review on Design of PWM Controller Using FPGA

Pulse width modulation (PWM) has been widely used in power converter control. Most high power level converters operate at switching frequencies up to 500 kHz, while operating frequencies in excess of 1 MHz at high power...

The Relationship between Rebranding and Customer Loyalty: The Case of Kenya Power

Kenya Power and Lighting Company rebranded to Kenya Power. The rebranding exercise entailed name change, corporate color and logo. In this study, academic knowledge is enhanced with the help of a case study. As a result,...

A Novel Approach for Cluster Outlier Detection in High Dimensional Data

In modern era there are lots of data mining algorithms which focus on clustering methods. There are also several types of approaches designed for outlier detection. Outliers are those data objects that do not fulfill wit...

RC Snubber Circuit Design for Thyristor using Turn-Off Model in Pspice

In this paper, we present a typical RC snubber circuit design procedure for a phase controlled thyristor by considering reverse recovery process. In the snubber circuit design of high power electronic circuits, the rever...

Download PDF file
  • EP ID EP337459
  • DOI -
  • Views 77
  • Downloads 0

How To Cite

(2013). Low Power Area Efficient Parallel Counter Architecture. UNKNOWN, 2(8), -. https://europub.co.uk/articles/-A-337459