Low Power Area Efficient Parallel Counter Architecture

Journal Title: International Journal of Science and Research (IJSR) - Year 2013, Vol 2, Issue 8

Abstract

Counters are specialized registers and is considered as essential building blocks for a variety of circuit operations such as programmable frequency dividers, shifters, code generators, memory select management, and various arithmetic operations. Since many applications are comprised of these fundamental operations, much research focuses on efficient counter architecture design. This paper proposes an 8-bit high speed parallel counter architecture. The counter consists of two main sections- the counting section and the state Anticipation Module.The total equivalent gate count for our proposed counter is 164 whereas the existing counter architecture consumes 266.The delay of the proposed counter architecture is 3.968ns and that of existing counter is 4.952ns. The Power consumption is 28.80mW for our proposed counter and 29.24mW for the existing one.

Authors and Affiliations

Keywords

Related Articles

Differential Pulse Polarographic Method for the Determination of Thiophanate-Methyl in its Fungicide Formulation (Topsin M) and Agricultural Produces

"Abstract The voltammetric behaviour of the thiophanate-methyl in its fungicide formulation (Topsin M) and agricultural produces has been studied in the presence of surfactant, Triton-X-100 in acetonirile medium at dro...

Effect of Cd⁺⁺ On Catalase Activity on Air Breathing Fresh Water Teleost Fish Heteropneustes fossilis (Bloch)

Abstract: The objective of this study is to determine the effect of Cadmium (a heavy metal) on Catalase activity on tissues of liver, kidney and gill of freshwater air breathing Teleost fish (Heteropneustes fossilis)....

Latin Square Computation of Order-3 Using OpenCL

Latin Sqaure is extensively used in computer games, sudoku, steganography, cryptography, digital watermarks, graph analysis, error correcting codes; generate magic squares, statistics and mathematical field. The Sudoku p...

A Survey of Digital Watermarking Techniques and its Applications

Digital watermarking is the act of hiding a message related to a digital signal (i.e. an image, song, video ) within the signal itself. Watermarking tries to hide a message related to the actual content of the digital si...

A Review of Pairwise Key Establishment Techniques for Wireless Sensor Networks

To achieve security in wireless sensor networks, it is important to be able to encrypt and authenticate messages sent among sensor nodes. Keys for encryption and authentication purposes must be agreed upon by communicati...

Download PDF file
  • EP ID EP337459
  • DOI -
  • Views 67
  • Downloads 0

How To Cite

(2013). Low Power Area Efficient Parallel Counter Architecture. International Journal of Science and Research (IJSR), 2(8), -. https://europub.co.uk/articles/-A-337459