LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE
Journal Title: ICTACT Journal on Microelectronics - Year 2018, Vol 3, Issue 4
Abstract
This work presents an elegant methodology using pulsed latch instead of flip-flop without altering the existing design style. Pulsed-latch technique retain the advantages of both latches and flip-flops and thus one can achieve both high speed and lower power consumption simultaneously. In this work, pulsed latch technique has been used to reduce the delay of various shift registers without increasing any power consumption. In very high speed VLSI circuits due to heavy pipelining there is requirement of low power edge triggered flip-flops. However, for low power consumption in these very high speed VLSI circuits, the migration from flip-flop to pulsed latch technique has become a great success. In the proposed work, non-overlapped delayed pulse clock has been used in pulse latch technique to eliminate the timing problem between the pulsed latches. All the proposed shift registers have been designed in 90 nm CMOS technology and their functionality have been verified using Cadence Virtuoso. From this work, it has been concluded that, the pulse latch technique reduces the power consumption significantly in the designed registers and overall there is an improvement in power delay product. Further, it is pertinent to mention that the proposed registers require less number of transistors for their implementation as compared to conventional versions.
Authors and Affiliations
Vandana Niranjan
ANALYSIS OF STATIC NOISE MARGIN FOR NOVEL POWER GATED SRAM
Data stability is one of the important parameter of SRAM with scaling of CMOS technology. However the move to nanometer technology not only nodes has increased, but the variability in device characteristics has also incr...
SEMI-CONDUCTOR AMBIENCE FOR BUILDING SELF-RELIANCE IN THE COUNTRY
In the present era of importing chips are the major bottlenecks in attaining self-reliance for the strategic sector in the country. The existing trend of chip development at nanometer geometry needs huge and constant cap...
PERFORMANCE ANALYSIS OF ADIABATIC TECHNIQUES USING FULL ADDER FOR EFFICIENT POWER DISSIPATION
Adiabatic circuits are low power circuits, which deals with reversible logic that it stores the power and gives it back again. Currently Several Adiabatic techniques have been adopted for efficient power dissipation. The...
UNCONVENTIONAL AND OPTIMIZED MEASUREMENT OF SOLAR IRRADIANCE IN BENGALURU USING PHOTOVOLTAIC TECHNIQUES
Field solar radiation measurement is very essential to estimate the conversion efficiency of the solar photovoltaic (PV) system. Pyranometers, instrument used for solar radiation measurement are very expensive and requir...
DESIGN OF TWO DIMENSIONAL PHOTONIC CRYSTAL RING RESONATOR BASED DEMULTIPLEXER
In this paper, a Photonic Crystal Ring Resonator (PCRR) based demultiplexer is proposed and designed to drop four different channels. The proposed structure is consists of bus waveguide, dropping waveguide and butterfly...