LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE

Journal Title: ICTACT Journal on Microelectronics - Year 2018, Vol 3, Issue 4

Abstract

This work presents an elegant methodology using pulsed latch instead of flip-flop without altering the existing design style. Pulsed-latch technique retain the advantages of both latches and flip-flops and thus one can achieve both high speed and lower power consumption simultaneously. In this work, pulsed latch technique has been used to reduce the delay of various shift registers without increasing any power consumption. In very high speed VLSI circuits due to heavy pipelining there is requirement of low power edge triggered flip-flops. However, for low power consumption in these very high speed VLSI circuits, the migration from flip-flop to pulsed latch technique has become a great success. In the proposed work, non-overlapped delayed pulse clock has been used in pulse latch technique to eliminate the timing problem between the pulsed latches. All the proposed shift registers have been designed in 90 nm CMOS technology and their functionality have been verified using Cadence Virtuoso. From this work, it has been concluded that, the pulse latch technique reduces the power consumption significantly in the designed registers and overall there is an improvement in power delay product. Further, it is pertinent to mention that the proposed registers require less number of transistors for their implementation as compared to conventional versions.

Authors and Affiliations

Vandana Niranjan

Keywords

Related Articles

DESIGN AND ANALYSIS OF DIGITAL FILTERS FOR SPEECH SIGNALS USING MULTIRATE SIGNAL PROCESSING

Digital filters provide an important role in the world of communication. This paper proposes the design of digital filters for audio application using multi rate signal processing. One of the important applications in mu...

DESIGN AND SIMULATION OF DRIFT-DIFFUSION AND HYDRODYNAMIC MODELS FOR AlGaN/GaN HEMTs

Gallium Nitride based HEMTs because of their peculiar material properties are widely used to realize high power, high frequency communication device and very much suitable for bio-sensing application. But to realize AlGa...

A CONCURRENT ERROR DETECTION SCHEME FOR TOTALLY SELF CHECKING FPGA LOOK-UP TABLE

Field Programmable Gate Arrays are widely useful in mission critical applications. FPGAs have fixed architecture; it has the capability to change function in situ for a particular application. SRAM based FPGAs are vulner...

VLSI IMPLEMENTATION OF HIGH SPEED AREA EFFICIENT ARITHMETIC UNIT USING VEDIC MATHEMATICS

High speed Arithmetic Units (AUs) are widely used in architectures used in signal and image processing applications. AUs involve multi-functions and have multiplier as the critical element. In this paper, we present desi...

DESIGN AND ANALYSIS OF MICROSTRIP PATCH ARRAY ANTENNA FOR WLAN APPLICATIONS

In this paper, a rectangular slotted microstrip patch array antenna is proposed and designed for wireless local area network applications. A single patch, 1x2, 1x4 and 1x8 patch array antenna is designed and the impacts...

Download PDF file
  • EP ID EP535216
  • DOI 10.21917/ijme.2017.0088
  • Views 95
  • Downloads 0

How To Cite

Vandana Niranjan (2018). LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE. ICTACT Journal on Microelectronics, 3(4), 494-502. https://europub.co.uk/articles/-A-535216