LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE

Journal Title: ICTACT Journal on Microelectronics - Year 2018, Vol 3, Issue 4

Abstract

This work presents an elegant methodology using pulsed latch instead of flip-flop without altering the existing design style. Pulsed-latch technique retain the advantages of both latches and flip-flops and thus one can achieve both high speed and lower power consumption simultaneously. In this work, pulsed latch technique has been used to reduce the delay of various shift registers without increasing any power consumption. In very high speed VLSI circuits due to heavy pipelining there is requirement of low power edge triggered flip-flops. However, for low power consumption in these very high speed VLSI circuits, the migration from flip-flop to pulsed latch technique has become a great success. In the proposed work, non-overlapped delayed pulse clock has been used in pulse latch technique to eliminate the timing problem between the pulsed latches. All the proposed shift registers have been designed in 90 nm CMOS technology and their functionality have been verified using Cadence Virtuoso. From this work, it has been concluded that, the pulse latch technique reduces the power consumption significantly in the designed registers and overall there is an improvement in power delay product. Further, it is pertinent to mention that the proposed registers require less number of transistors for their implementation as compared to conventional versions.

Authors and Affiliations

Vandana Niranjan

Keywords

Related Articles

CHIRP REDUCTION IN A SINGLE MODE DM-SQW-DFB LASER OPERATED AT SECOND QUANTIZATION STATE

We have observed the reduction in the chirp parameters (gain compression and above threshold a-factor) by operating the single quantum well laser at second quantization state. In this study, the carrier density at thresh...

A COMPARATIVE STUDY OF DIFFERENT TYPES OF MIXER TOPOLOGIES

In this paper, a comparative study of different types of mixer topologies is presented. Gilbert cell is widely used as core of the mixer because it provides high conversion gain, good port-to-port isolation and low even-...

DESIGN AND ANALYSIS OF DIGITAL FILTERS FOR SPEECH SIGNALS USING MULTIRATE SIGNAL PROCESSING

Digital filters provide an important role in the world of communication. This paper proposes the design of digital filters for audio application using multi rate signal processing. One of the important applications in mu...

CASE STUDY OF EXPLICIT AND IMPLICIT PULSED FLIP FLOPS WITH CONDITIONAL PULSE ENHANCEMENT MECHANISM

In this paper a study of power efficient pulse triggered flip flops was conducted by adopting a pulse control scheme (PCS), named conditional pulse enhancement. The conditional pulse enhancement scheme consists of a simp...

DESIGN AND ANALYSIS OF MULTIBAND OCTAGONAL MICROSTRIP PATCH ANTENNA WITH DIFFERENT ANNULAR RING

Microstrip patch antennas are available in different shapes and sizes. In this paper octagonal Microstrip patch antenna is designed. The octagonal patch antenna is simulated with different diameter concentric circles wit...

Download PDF file
  • EP ID EP535216
  • DOI 10.21917/ijme.2017.0088
  • Views 97
  • Downloads 0

How To Cite

Vandana Niranjan (2018). LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE. ICTACT Journal on Microelectronics, 3(4), 494-502. https://europub.co.uk/articles/-A-535216