LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE

Journal Title: ICTACT Journal on Microelectronics - Year 2018, Vol 3, Issue 4

Abstract

This work presents an elegant methodology using pulsed latch instead of flip-flop without altering the existing design style. Pulsed-latch technique retain the advantages of both latches and flip-flops and thus one can achieve both high speed and lower power consumption simultaneously. In this work, pulsed latch technique has been used to reduce the delay of various shift registers without increasing any power consumption. In very high speed VLSI circuits due to heavy pipelining there is requirement of low power edge triggered flip-flops. However, for low power consumption in these very high speed VLSI circuits, the migration from flip-flop to pulsed latch technique has become a great success. In the proposed work, non-overlapped delayed pulse clock has been used in pulse latch technique to eliminate the timing problem between the pulsed latches. All the proposed shift registers have been designed in 90 nm CMOS technology and their functionality have been verified using Cadence Virtuoso. From this work, it has been concluded that, the pulse latch technique reduces the power consumption significantly in the designed registers and overall there is an improvement in power delay product. Further, it is pertinent to mention that the proposed registers require less number of transistors for their implementation as compared to conventional versions.

Authors and Affiliations

Vandana Niranjan

Keywords

Related Articles

VDTA BASED GROUNDED TO FLOATING ADMITTANCE ELECTRONICALLY CONVERTER

The Field Programmable Gate Array (FPGA) devices are quickly replacing the microcontrollers for embedded applications since they offer both the performance of hardware and flexibility of software In this article, a new g...

MEMRISTOR EMULATOR USING MCP3208 AND DIGITAL POTENTIOMETER

In this paper, we are using memristor emulator made up of a Digital Potentiometer (DigPot) and microcontroller (Arduino). Mostly the emulator is composed of off-the-shelf electronic component. Here we are using MCP3208 m...

DESIGN AND ANALYSIS OF FLAME RETARDANT MATERIAL BASED MICROSTRIP PATCH ANTENNA FOR THE DETECTION OF SEMTEX

Microstrip patch antennas are recently used in wireless detection applications due to their low power consumption, low cost, versatility, field excitation, ease of fabrication etc. The microstrip patch antenna suffers wi...

PERFORMANCE ANALYSIS OF SLOTTED SQUARE DIAPHRAGM FOR MEMS PRESSURE SENSOR

In this paper Micro-electromechanical System (MEMS) diaphragm based pressure sensor for environmental applications was discussed. The main focus of this paper was to design, simulate and analyze the sensitivity of MEMS b...

PERFORMANCE ANALYSIS OF ADIABATIC TECHNIQUES USING FULL ADDER FOR EFFICIENT POWER DISSIPATION

Adiabatic circuits are low power circuits, which deals with reversible logic that it stores the power and gives it back again. Currently Several Adiabatic techniques have been adopted for efficient power dissipation. The...

Download PDF file
  • EP ID EP535216
  • DOI 10.21917/ijme.2017.0088
  • Views 108
  • Downloads 0

How To Cite

Vandana Niranjan (2018). LOW POWER AND HIGH PERFORMANCE SHIFT REGISTERS USING PULSED LATCH TECHNIQUE. ICTACT Journal on Microelectronics, 3(4), 494-502. https://europub.co.uk/articles/-A-535216