Re-Configurable Built In Self Repair scheme in Ram for Yield Improvement

Journal Title: International Journal of Science and Research (IJSR) - Year 2015, Vol 4, Issue 2

Abstract

"The usage of embedded memories is more than half of the die area for a typical system on chip(SOC). Due to the complexity of memory architectures, the possibility of occuring manufacturing defects is more. Hence memory testing is at high risk. Built In Self Test (BIST) has been proven to be most costeffective and widely used solutions for memory testing. It is a mechanism that allows a machine or a circuit to test itself. BIST module consist of a test pattern generator, circuit under test and a response analyzer. The generated test patterns are applied to circuit under test and the test response is evaluated by an output response analyzer. From the output of output response analyzer, the faulty circuit can be detected. The faults detected during testing is repaired using a suitable repairing method. Built In Self Repair (BISR) techniques are widely used for repairing embedded memories. The earlier repairing methods have low repair rate and takes lot of time to repair. BISR technique is used to reduce repair time and to increase the repair rate. The design architecture is Simulated using ModelSim and Xilinx ISE 13.1 tools. Most of the repairing are based on allocating some redundancy to memory elements. For allocating redundancy, redundancy analysis is necessary. An efficient redundancy analysis method called Re-Configurable Built In Redundancy Analysis is used to improve repair rate and to reduce repair time."

Authors and Affiliations

Keywords

Related Articles

Botanical Composition and Selective Feeding by Goats in the Semi-Arid Lands of Central-Eastern Kenya

Botanical composition of University of Nairobi?s Machang?a Field Station, Mbeere, in the Semi-arid Central-Eastern rangelands of Kenya was inventoried by reconnaissance survey. Relative abundance of the various plant spe...

Low Power 8 bit Analog to Digital Converter (ADC) in 180 nm CMOS Technology

Analog to Digital Converter (ADC) is developed for operating at ultra low supply votages. Circuit is realized in 180 nm CMOS technology. The pre-simulation of ADC has been achieved on Caadence Virtuoso . The purpose of...

Preprocessing and Similarity Matching Trademark Images Based on Color and Shape

The basis of presenting this paper is the retrieval of images based on the color components presented in the query images and similar outer shape. Paper presents matching assesment of BMP images of trademark images by u...

The Model of a Unified Human Resource Management Application for Tertiary Institutions on the Cloud

The Model of a Unified Human Resource Management Application for Tertiary Institutions on the Cloud

Analog VLSI Implementation of Neural Network Architecture

"Artificial intelligence is realized using artificial neurons. In the proposed design, we are using Artificial neural network to demonstrate the way in which the biological system processes in analog domain. The analog c...

Download PDF file
  • EP ID EP356634
  • DOI -
  • Views 52
  • Downloads 0

How To Cite

(2015). Re-Configurable Built In Self Repair scheme in Ram for Yield Improvement. International Journal of Science and Research (IJSR), 4(2), -. https://europub.co.uk/articles/-A-356634