Reed Solomon Decoder with Parallel Syndrome Computation on FPGA: A Review

Journal Title: UNKNOWN - Year 2015, Vol 4, Issue 3

Abstract

Abstract -In wireless, satellite, and space communication systems, reducing error rate is critical. High bit error rates of the wireless communication system require employing various coding methods on the data transferred. Channel coding for error detection and correction helps the communication system designers to reduce the effects of a noisy transmission channel. The purpose of this paper is to study and investigate the performance of Reed-Solomon decoder that is used to decode the data stream in digital communication. In this paper, the proposed work is to implement the decoder of Reed-Solomon (RS) coding scheme on the platform of VHDL using algorithm. Implementation will be done on VLSI Hardware Description Language (VHDL) and results can be seen on Field Programmable Gate Array (FPGA). This paper reviews the Reed Solomon decoder performance over Xilinx package.

Authors and Affiliations

Keywords

Related Articles

Evaluation of Radiation Dose for Cardiac Catheterization Staff

This study was aimed to measure and evaluate the staff and patients radiation dose during cardiac catheterization procedures in Al-shab teaching hospital in Khartoum state, Sudan. Staff doses measured in (61) procedures...

Application Research and Penetration Testing on WebSocket Technology

The WebSocket technology provides a bi-directional real time communications for web applications and services. This paper provides the study of the websocket protocol and describes the advantages they provide. This paper...

Characteristics of ZnO-based semiconductor ceramics doped with GeO2 and PbO

The effect of GeO2 and PbO on physical, microstructure, and the electrical properties of ZnO based ceramics is investigated. A decrease in water absorption was recorded with rise in maturing temperature and increase in...

Design and Analysis of Low Power Implicit Pulse Triggered Flip-Flops

In this paper, a novel low-power pulse-triggered flip-flop (P-FF) design is presented. Pulse- triggered FF (P-FF) has been considered as a popular alternative to the conventional master

Fault Detection in Transmission Line by Magnitude and Phase Angle Extraction based on Neuro – Fuzzy Approach

The main aim of this paper is to detection and classifies the various types of ground and line faults in transmission line. A new current decomposition is proposed in order to derive the positive, negative and zero curre...

Download PDF file
  • EP ID EP357148
  • DOI -
  • Views 79
  • Downloads 0

How To Cite

(2015). Reed Solomon Decoder with Parallel Syndrome Computation on FPGA: A Review. UNKNOWN, 4(3), -. https://europub.co.uk/articles/-A-357148